Abstract
Logic locking is used to protect intellectual property (IP) from reverse engineering. Recent techniques for logic locking incorporate numerous key gates into the original circuits, enhancing protection against boolean satisfiability (SAT) attacks. However, this study introduces a novel approach to logic locking by utilizing ferroelectric field effect transistors (FeFETs) to address the area and energy overheads commonly associated with CMOS based logic locking methods. By leveraging the tunable characteristics of FeFETs for the first time, this work demonstrates that adjusting the thickness of the ferroelectric layer (tfe) can enable FeFETs act as a switch and exhibit hysteresis for nonvolatile memory applications. FeFET based LUTs are introduced, leveraging the nonvolatile memory properties to securely store confidential key information within locked circuits. At a supply voltage of 0.5V, the FeFET based ISCAS C17 circuit exhibits ~4.2x times lower propagation delay and ~2.6x lower energy consumption compared to CMOS based alternatives.
| Original language | English |
|---|---|
| Title of host publication | VLSI SATA 2025 - 5th IEEE International Conference on VLSI Systems, Architecture, Technology and Applications |
| Publisher | IEEE |
| Pages | 1-6 |
| Number of pages | 6 |
| ISBN (Electronic) | 979-8-3315-0286-7 |
| ISBN (Print) | 979-8-3315-0286-7, 979-8-3315-0287-4 |
| DOIs | |
| Publication status | Published online - 14 Jul 2025 |
| Event | 2025 IEEE 5th International Conference on VLSI Systems, Architecture, Technology and Applications (VLSI SATA) - Bangalore, India Duration: 23 May 2025 → 24 May 2025 |
Publication series
| Name | VLSI SATA 2025 - 5th IEEE International Conference on VLSI Systems, Architecture, Technology and Applications |
|---|
Conference
| Conference | 2025 IEEE 5th International Conference on VLSI Systems, Architecture, Technology and Applications (VLSI SATA) |
|---|---|
| Country/Territory | India |
| City | Bangalore |
| Period | 23/05/25 → 24/05/25 |
Bibliographical note
Publisher Copyright:© 2025 IEEE.
UN SDGs
This output contributes to the following UN Sustainable Development Goals (SDGs)
-
SDG 7 Affordable and Clean Energy
Keywords
- Ferroelectric FET (FeFET)
- Hardware Security
- IP piracy and protection
- Logic Locking
- SAT Attacks
Fingerprint
Dive into the research topics of 'Ferroelectric FET LUT Based Energy Efficient and Secure Logic Locking Resilient to SAT Attacks'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver